

# VBuilder: A Schematic to Verilog converter

# **Operating Manual**

Written by: Martin Alcock, M. Sc

Revision: 0.2



#### VBuilder: a schematic to Verilog converter

# Table of Contents

| List of Tables               |          |
|------------------------------|----------|
| List of Figures              | i        |
| Bibliography                 | ii       |
| Document Revision History    | iv       |
| Glossary of Terms            |          |
| Intellectual Property Notice | v        |
| Disclaimer                   | v        |
| Introduction                 |          |
| Generating the Schematic     |          |
| Signal definitions           |          |
| Naming conventions           | <u>_</u> |
| A Simple example             | <u>.</u> |
| Sample Output                |          |
| A more complex example       |          |
| Output of the second example |          |
| Generating the Netlist       | 14       |
| Component Tag                | 14       |
| Libparts Tag                 |          |
| Nets tag                     | 15       |
| Specialized Nets             |          |
| Running the software         |          |
| Processing the netlist       |          |



#### VBuilder: a schematic to Verilog converter

# List of Tables

| Table 1 Revision History                      | i\ |
|-----------------------------------------------|----|
| Table 2 Allowable pin types                   | 8  |
| Table 4 XML tags used in processing netlist   | 14 |
| Table 5 Component definition XML tags         | 14 |
| Table 6 Library parts definition XML tags     | 14 |
| Table 7 Net definition XML tag                | 15 |
| Table 3 Specialized nets                      |    |
| Table 8 Command line switches                 | 16 |
| List of Figures                               |    |
| Figure 1. Sample Schematic Component          | 8  |
| Figure 2 Symbol with exported signals         | 9  |
| Figure 3 Generated Output                     |    |
| Figure 4 A more complex example               | 11 |
| Figure 5 Two component example generated code | 13 |



# Bibliography

- [1] gnu.org, "General Public Licence," [Online]. Available: https://www.gnu.org/licenses/gpl-3.0.en.html. [Accessed 25th February 2018].
- [2] Wikipedia, "XML," [Online]. Available: https://en.wikipedia.org/wiki/XML. [Accessed 27 07 2023].





# **Document Revision History**

| Date      | Rev | Description                        |
|-----------|-----|------------------------------------|
| July 2023 | 0.1 | Initial Draft                      |
|           | 0.2 | Added second example, fixed errors |
|           |     |                                    |
|           |     |                                    |
|           |     |                                    |
|           |     |                                    |
|           |     |                                    |
|           |     |                                    |
|           |     |                                    |

Table 1 Revision History



# Glossary of Terms

FPGA Field Programmable Gate Array. A general purpose logic device.

Verilog A language for describing hardware components in an FPGA

Schematic A diagram illustrating the functionality of a system

Netlist A list of connections between components

CAD Computer Automated Design

KiCAD A schematic entry and PCB layout CAD system

IP Intellectual Property

XML eXtensible Markup Language: a set of codes, or tags, that describes the text in a

digital document.



# Intellectual Property Notice

The MapleDSP trademark, hardware components and all intellectual property described herein is the exclusive property of Praebius Communications Inc ("the owner"), all rights are reserved.

The owner grants for personal or club use, on an as is and where is basis under the condition that its use is for non-commercial activities only, all other usages are strictly prohibited. Terms and conditions are governed by the GNU public licence [1].

No warranty, either express or implied or transfer of rights is granted in this licence and the owner is not liable for any outcome whatsoever arising from such usage.

Copyright © Praebius Communications Inc, all rights reserved.

MapleDSP is registered trademark of Praebius Communications Inc.

#### Disclaimer

This document is a preliminary release for a product still in development and may be subject to change in future revisions.



#### Introduction

VBuilder is part of a methodology for reusing IP modules written in the Verilog language on a building block basis. Modules are encapsulated with a top level template, which implements a common top level connection methodology. The format and content of this is up to the individual designer.

Each IP module is represented by a schematic symbol, which can be instantiated using a schematic editor, and then wired to other modules at will, representing a pictorial display of a system. A top level component implements the connections to the pins of the FPGA, or to another container module.

This enables a system design methodology that implements a framework that is developed once to interact with devices that are connected to the FPGA, therefore simplifying future design efforts. Processing modules can be then instantiated as needed to fit different system requirements.

VBuilder is a utility program to enable this design philosophy for modules described in a netlist, which can be generated by a schematic capture program. The netlist is generated in XML [2] format, which is read by VBuilder and converted into Verilog code.



# Generating the Schematic

The schematic diagram is generated by interconnecting a series of symbols, each representing a Verilog component. To create the component, a library editor is used. Figure 1 illustrates a sample component which is a DTMF decoder. This module takes in an audio source, a clock and reset, and provides a detection output and a connection to an external CPU.



Figure 1. Sample Schematic Component

#### Signal definitions

Signals names are taken from the pins on the component, which must have a unique designator, and can be numeric or alphanumeric. The pin number is not used in the Verilog generation but is used by the netlist to reference a unique connection on the component.

The pin type defines the direction of each signal and can be any one of the following as illustrated in Table 2.

| Туре   | Purpose               |
|--------|-----------------------|
| Input  | An input only pin.    |
| Output | An output only pin.   |
| Inout  | A bi-directional pin. |

Table 2 Allowable pin types



#### Naming conventions

The signal name can be either in upper or lower case. If a bus is being defined that has a size greater than one, then the name must contain the size in the Verilog convention of [High order bit:Low order bit]. The width of the signal is defined by the formula:

$$Hob - Lob - 1$$

Names with a negated polarity are supported by most CAD systems, by prepending a tilde (~) character to the signal name. This is permissible, but it is renamed internally to have a "\_n" appended to it, and the tilde is removed, as an inversion in a signal name is not allowed in Verilog.

#### A Simple example

A simple example has only one component. To create the top level connections, the signals from modules are exported, by connecting them to a symbol with the keyword 'export' in its name. The pin type and direction on the export symbol is not important, as it is taken from the definition on the component.

Figure 2 illustrates the same component with its signals exported.



Figure 2 Symbol with exported signals



#### Sample Output

The code below is a sample generated from the symbol in Figure 2.

```
//----Module Definition-----
module DTMF Decoder (
     input wire
                                   clkin,
     input
                wire
                                   reset,
                 wire [15:0]
                                   Audio in,
     input
                                   Audio out,
                 wire [15:0]
     output
     output
                 wire
                                   Detect out,
     input
                                   rdena,
                 wire
     input
                 wire
                                   wrena,
                 wire [7:0]
                                   reg addr,
     input
     output
                 wire [7:0]
                                   rd data,
                 wire [7:0]
                                   wr data
     output
);
//----Instantiation of DTMFDecoder--
DTMFDecoder
     DTMFDecoder inst
                  .clkin
                                               (clkin),
                  .reset
                                               (reset),
                  .Audio in
                                               (Audio in),
                  .Audio out
                                               (Audio_out),
                  .Detect out
                                               (Detect out),
                  .rdena
                                               (rdena),
                  .wrena
                                               (wrena),
                  .reg addr
                                               (reg addr),
                  .rd data
                                               (rd data),
                  .wr data
                                               (wr data)
endmodule
```

Figure 3 Generated Output



#### A more complex example

Figure 4 illustrates a more complex example with a second component and named nets.



Figure 4 A more complex example



A second component is instantiated in this example, which shares nets with the first component. The exported net name is taken from one of two criteria:

- 1. If the net contains a label, then the exported variable name is taken from the label. Label text can be upper or lower case.
- 2. The pin name of the first non-export component found in the netlist.

To ensure that a specific export name is used, a label on the exported net should be used.

#### Output of the second example

Figure 5 illustrates the output of the second example. Note that the top level wire names reflect the labels on the schematic.

```
//-----Module Definition-----
module DTMF_Decoder (
      input wire
                              clk,
      output
                              LED 1,
                  wire
                              LED 2,
                  wire
      output
                              Link Rx Audio,
      input wire [15:0]
      output wire [15:0]
                              Link Tx Audio,
      input wire [15:0]
                              Main Rx Audio,
      output wire [15:0]
                              Main Tx Audio,
      output wire [7:0]
                              rd data,
      input wire
                              rdena,
      input wire [7:0]
                              reg addr,
      input wire
                              reset,
      input
            wire [7:0]
                              wr data,
      input
            wire
                              wrena
);
//-----Local Wires-----
wire [7:0]
                        LocalWire Net 10;
wire [3:0]
                        LocalWire Net 7;
```

#### VBuilder: a schematic to Verilog converter

```
//----Instantiation of DTMFDecoder-----
DTMFDecoder
      DTMFDecoder inst
                   .clk
                                                  (clk),
                   .reset
                                                  (reset),
                   .Audio in
                                                  (Main Rx Audio),
                                                  (LED 2),
                   .Detect out
                   .Detect digit
                                                  (LocalWire Net 7)
                   .rdena
                                                  (rdena),
                   .wrena
                                                  (wrena),
                                                  (reg addr),
                   .reg addr
                   .rd data
                                                  (LocalWire Net 10),
                   .wr data
                                                   (wr data)
            );
//----Instantiation of MicroSequencer
MicroSequencer
      MicroSequencer inst
                   .clk
                                                   (clk),
                   .reset
                                                   (reset),
                   .Main Rx Audio
                                                   (Main Rx Audio),
                   .Main Tx Audio
                                                   (Main Tx Audio),
                   .Link Rx Audio
                                                  (Link Rx Audio),
                   .Link Tx Audio
                                                  (Link Tx Audio),
                   .COR Heartbeat LED
                                                  (LED 1),
                   .DTMF Detect
                                                  (LED 2),
                   .DTMF Digit
                                                  (LocalWire Net 7),
                   .rdena
                                                  (rdena),
                   .wrena
                                                  (wrena),
                   .reg addr
                                                  (reg addr),
                   .wr data
                                                  (wr data),
                   .rd data in
                                                  (LocalWire Net 10),
                   .rd data
                                                  (rd data)
```

Figure 5 Two component example generated code

endmodule



# Generating the Netlist

The netlist is exported from the CAD program in XML format. There are three XML tags that are parsed, as listed in Table 3.

| XML Tag                   | Purpose                                                |
|---------------------------|--------------------------------------------------------|
| <components></components> | Contains a list of components used in the design       |
| <li>libparts&gt;</li>     | Describes library components implemented in the design |
| <nets></nets>             | Contains a list of all interconnections in the design  |

Table 3 XML tags used in processing netlist

#### Component Tag

The component tag contains one entry for each component in the design. The tags processed are show in Table 4.

| Tag             | Attribute | Contents                                             |
|-----------------|-----------|------------------------------------------------------|
| 400mm           | -         | Encapsulates a component entry                       |
| <comp></comp>   | ref       | Contains the reference designator for this component |
| <value></value> | -         | Contains the component name as a text field          |

Table 4 Component definition XML tags

#### Libparts Tag

The libparts tag contains an entry for each unique part in the design. A part only appears once in this section, although it may be used more than once in the component section.

| Tag           | Attribute | Comments                               |
|---------------|-----------|----------------------------------------|
| <pins></pins> |           | Encapsulates the component pin entries |
| <pin></pin>   | num       | Pin number, can be alphanumeric        |
|               | name      | Name of the pin                        |
|               | type      | Type as per Table 7.                   |

Table 5 Library parts definition XML tags



#### Nets tag

The connections net definitions are show in Table 6.

| Tag           | Attribute | Comments                                                            |
|---------------|-----------|---------------------------------------------------------------------|
| <nets></nets> |           | Encapulates the netlist entries                                     |
| (not)         | code      | Defines a specific net                                              |
| <net></net>   | name      | Name of the net, either machine generated, or one listed in Table 7 |
| 4             | ref       | Defines the component to which this net is attached                 |
| <node></node> | pin       | Defines the pin to which this net is attached.                      |

Table 6 Net definition XML tag

### **Specialized Nets**

There are two specialized nets that are supported, a shown in Table 7. These do not connect to any outside component.

| Net Name | Purpose                               |
|----------|---------------------------------------|
| VCC      | Ties a signal, or bus, to a logic one |
| GND      | Ties a signal or bus to a logic zero. |

Table 7 Specialized nets



# Running the software

The software is packaged as a Java jar file, the command line is show below:

#### Where:

| Switch | Use                                                                            |
|--------|--------------------------------------------------------------------------------|
| -0     | Defines the output module name. The file name is the same with '.v' at the end |
| -X     | Defines the XML input file. The entire name must be specified                  |

Table 8 Command line switches

#### Processing the netlist

The netlist is processed in the following order:

- 1. Components. The component in the design are read to build a symbol table.
- 2. Library Parts. The library parts are read to define the pins in each component.
- 3. Netlist. The netlist is read to define the interconnections between component pins.

After processing the netlist, the following is then performed:

- Export symbols are processed to promote their connections to the top level, they are then removed from the symbol table.
- VCC and GND nets are processed and removed.
- A list of internal wires is generated from the netlist, except those at the top level

When completed, the module definition is emitted, followed by the internal wire definitions, followed by the component instantiations.